# TANK REFILLING ALARM

Digital Logic Design Project Report

Abstract: The purpose of this project is to design and develop a control system of water tank refilling based on logic gates. The system contains logic gates, input, outputs and LED light which indicates the alarm.

Prepared By,

Nabah

**Anhaar Hussain** 

Rija Rasheed

#### **Motivation (Background)**

This project idea came in my mind when I was sitting with my family members and one of my cousin discuss about the big loss in his water plant. where the all water tanks become empty and the staff was not aware about the vacant tanks because they didn't have any system or device connected with water tanks which indicate them about the level of water in the tanks.

Then I discuss this loss with my group members So we came with an idea to make a circuit which alarms the company when approximately 60% of the tanks need refill so that the company will safe from a big loss

For this purpose we make this project.

Circuit is attached below.

## **► I/Os Assignment Table (Truth Table)**

We make the truth table in which we use the concept of our project that when any 3 or more than 3 tanks needs refill means their value become low(0) so at that time our led should glow means high(1)

| A | В | C | D | E | Output |
|---|---|---|---|---|--------|
| 0 | 0 | 0 | 0 | 0 | 1      |
| 0 | 0 | 0 | 0 | 1 | 1      |
| 0 | 0 | 0 | 1 | 0 | 1      |
| 0 | 0 | 0 | 1 | 1 | 1      |
| 0 | 0 | 1 | 0 | 0 | 1      |
| 0 | 0 | 1 | 0 | 1 | 1      |
| 0 | 0 | 1 | 1 | 0 | 1      |
| 0 | 0 | 1 | 1 | 1 | 0      |
| 0 | 1 | 0 | 0 | 0 | 1      |
| 0 | 1 | 0 | 0 | 1 | 1      |
| 0 | 1 | 0 | 1 | 0 | 1      |
| 0 | 1 | 0 | 1 | 1 | 0      |
| 0 | 1 | 1 | 0 | 0 | 1      |
| 0 | 1 | 1 | 0 | 1 | 0      |
| 0 | 1 | 1 | 1 | 0 | 0      |
| 0 | 1 | 1 | 1 | 1 | 0      |
| 1 | 0 | 0 | 0 | 0 | 1      |
| 1 | 0 | 0 | 0 | 1 | 1      |
| 1 | 0 | 0 | 1 | 0 | 1      |
| 1 | 0 | 0 | 1 | 1 | 0      |
| 1 | 0 | 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0 | 1 | 0      |
| 1 | 0 | 1 | 1 | 0 | 0      |

| 1 | 0 | 1 | 1 | 1 | 0 |
|---|---|---|---|---|---|
| 1 | 1 | 0 | 0 | 0 | 1 |
| 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 | 0 |

# > Project Block Diagram



## > Project Description

For the proper working of the project, first we draw a Karnaugh map for A= 0



## $\rightarrow$ Expression For A = 0:

$$\overline{B}\overline{C} + \overline{B}\overline{D} + \overline{D}\overline{E} + \overline{B}D\overline{E} + B\overline{C}\overline{D} + B\overline{C}\overline{E}$$

$$\overline{A}$$
 (  $\overline{B}\overline{C}$  +  $\overline{B}\overline{D}$  +  $\overline{D}\overline{E}$  +  $\overline{B}D\overline{E}$  +  $\overline{B}\overline{C}\overline{D}$  +  $\overline{B}\overline{C}\overline{E}$  )

$$\overline{A}\overline{B}\overline{C} + \overline{A}\overline{B}\overline{D} + \overline{A}\overline{D}\overline{E} + \overline{A}\overline{B}D\overline{E} + \overline{A}B\overline{C}\overline{D} + \overline{A}B\overline{C}\overline{E}$$

Then we draw a Karnaugh map for A = 1



## $\rightarrow$ Expression For A = 1:

 $\overline{B}\overline{D}\overline{E} + \ \overline{B}\overline{C}\overline{D} + \overline{B}\overline{C}\overline{E} + \overline{C}\overline{D}\overline{E}$ 

 $A(\overline{B}\overline{D}\overline{E} + \overline{B}\overline{C}\overline{D} + \overline{B}\overline{C}\overline{E} + \overline{C}\overline{D}\overline{E})$ 

 $A\overline{B}\overline{D}\overline{E} + A\overline{B}\overline{C}\overline{D} + A\overline{B}\overline{C}\overline{E} + A\overline{C}\overline{D}\overline{E}$ 

## **→** Final Expression:

Then we combine both the expressions to make the final expression,

$$\overline{A}\overline{B}\overline{C} + \overline{A}\overline{B}\overline{D} + \overline{A}\overline{D}\overline{E} + \overline{A}\overline{B}D\overline{E} + \overline{A}B\overline{C}\overline{D} + \overline{A}B\overline{C}\overline{E} + A\overline{B}\overline{D}\overline{E} + A\overline{B}\overline{C}\overline{D} + A\overline{B}\overline{C}\overline{E} + A\overline{C}\overline{D}\overline{E}$$

$$\overline{B}\overline{C}(\overline{A}+A\overline{D}+A\overline{E})+\overline{B}\overline{D}(\overline{A}+A\overline{E})+\overline{D}\overline{E}(\overline{A}+A\overline{C})+\overline{A}B\overline{C}(\overline{D}+\overline{E})+\overline{A}\overline{B}D\overline{E}$$

$$\overline{B}\overline{C}(\overline{A}+A\overline{D}+A\overline{E})+\overline{B}\overline{D}(\overline{A}+\overline{E})\overline{A}\overline{B}\overline{D}+\overline{D}\overline{E}(\overline{A}+\overline{C})+\overline{A}B\overline{C}(\overline{D}+\overline{E})+\overline{A}\overline{B}D\overline{E}$$

Using Rule: 11

to the 2<sup>nd</sup> and 3<sup>rd</sup> term

$$\mathbf{A} + \overline{\mathbf{A}}\mathbf{B} = \mathbf{A} + \mathbf{B}$$

$$\ddot{\mathbf{A}} + \mathbf{A}\mathbf{\overline{B}} = \mathbf{\overline{A}} + \mathbf{\overline{B}}$$

$$\overline{B}\overline{C}(\overline{A} + \overline{D} + \overline{E}) + \overline{B}\overline{D}(\overline{A} + \overline{E}) + \overline{D}\overline{E}(\overline{A} + \overline{C}) + \overline{A}B\overline{C}(\overline{D} + \overline{E}) + \overline{A}\overline{B}D\overline{E}$$

Using Rule: 11

to the 1st term

$$\mathbf{A} + \overline{\mathbf{A}}\mathbf{B} = \mathbf{A} + \mathbf{B}$$

$$\ddot{A} + A\overline{B} = \overline{A} + \overline{B}$$

By the above final expression, we construct the logic circuit of the project,

The circuit is shown below,

#### **Logisim Circuit of Tank Refilling Alarm:**



## > Troubleshooting Description

#### Karnaugh map

When we were making karnaug map we have to face some minor errors like we mistakenly make the group of 3 ones instead of 4 then we made wrong equation due to which circuit diagram doesn't give input according to our truth table. Then we have do the same work again which is very time consuming.

So we learn from this mistake that we should be very careful while making Karnaugh map.



## **Logisim Circuit**

• When we made the circuit in the Logisim, we were facing many errors like mistakenly we use nor gate instead of Or gate due to which circuit gives the wrong output.



• Also we didn't notice that, while doing  $\overline{\mathbf{D}}\overline{\mathbf{E}}$  instead of connecting  $\overline{\mathbf{D}}$  pin with AND gate, we mistakenly connect  $\overline{\mathbf{C}}$  because of which the circuit didn't give output according to our truth table.



# **Simulations**